1. Translate the following C codes into the MIPS assembly code. (10, 15 pts)

(a) Int Test(int n) if (n>0 && n<5) return (0); (seledim selse return (1); seems of and more serse and selection (2)

(b) Int fab(int n) if (n<3) return (1); else return ( fab(n-1) + fab(n-2) );

We have two processors CPU1 and CPU2, which have different parameters as shown in the following table. clock Rate (GHZ)

| Processor | Clock rate | Integer CPI | Floating Point CPL |
|-----------|------------|-------------|--------------------|
| CPU1      | 2.4GHz     | 0.8         | 4 X 2              |
| CPU2      | 2GHz       | 0.6 Clock   | 2                  |

. Instruction x CPI

= clock cycles cpv Time = Instruction Count x CPI x Clock Cycle Time

(a) Now we have a program A which contains 40% integer instructions and 60% pm A floating-point instructions. Is it true that CPU1 has a higher clock rate, so it is faster than CPU2 for program A? Explain your answer. (10 pts)

(b) Now we have a new hardware to execute floating-point operations, which has 2 times speedup, compared with the old floating-point version. We implement this new hardware only on CPU1, and let "New CPU1" execute program A again. Which CPU is faster for program A, "New CPU1" or "CPU2"? By how much speedup? 7 1%

Word offset

2 16 byte -> 2 16 bword

2 18 byte

A MIPS processor has three different control instructions: (assume "Label" is the 3. position of an instruction)

\$t1, \$t2, offset;  $8 \frac{1}{4} = 2 \frac{1}{4} = 2 \frac{1}{4}$ Label;  $a \frac{1}{4} \frac{1}{4} = 2 \frac{1}{4} = 2 \frac{1}{4} \frac{1}{4} = 2 \frac{1}$ Label; 7 Jal

Explain how to calculate their (target addresses (i.e., the address of branch or jump) for each of them? (Hint. Reference the value of "PC")

取指全Jump 69 4 bits pc Pibunter. (15 pts)

- 4. Fig. 1 shows a design for the multiplication operations. (10 pts, 10 pts)
- (a) Draw the flowchart to illustrate how the multiplication can be performed on Fig. 1
  - (b) Use the design of Fig. 1 to compute 5\*4. = 20 (Assume that we use four bits to represent the multiplicand and the multiplier.)



Fig. 1

持御差異

- 5. Explain the following questions based on your understanding. (10 pts, 10 pts)
  - (a) List at least two different features between the MIPS ISA and the Intel ISA.
  - (b) A typical compiler will have two compiling phases, front-end and back-end. Explain the major differences between these two phases.